www.ti.com

SLLS948A - NOVEMBER 2008-REVISED JULY 2013

# LOW-VOLTAGE HIGH-SPEED QUADRUPLE DIFFERENTIAL LINE RECEIVER WITH ±15-kV IEC ESD PROTECTION

Check for Samples: AM26LV32E-EP

#### **FEATURES**

- Meets or Exceeds Standard TIA/EIA-422-B and ITU Recommendation V.11
- Operates From a Single 3.3-V Power Supply
- ESD Protection for RS422 Bus Pins
  - ±15-kV Human-Body Model (HBM)
  - ±8-kV IEC61000-4-2, Contact Discharge
  - ±15-kV IEC61000-4-2, Air-Gap Discharge
- Switching Rates up to 32 MHz
- Low Power Dissipation: 27 mW Typ
- Open-Circuit, Short-Circuit, and Terminated Fail-Safe
- ±7-V Common-Mode Input Voltage Range With ±200-mV Sensitivity
- Accepts 5-V Logic Inputs With 3.3-V Supply (Enable Inputs)
- Input Hysteresis: 35 mV Typ
- Pin-to-Pin Compatible With AM26C32, AM26LS32
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation

## SUPPORTS DEFENSE, AEROSPACE, AND MEDICAL APPLICATIONS

- Controlled Baseline
- One Assembly/Test Site
- One Fabrication Site
- Available in Military (-55°C/125°C)
   Temperature Range (1)
- Extended Product Life Cycle
- Extended Product-Change Notification
- Product Traceability



(1) Additional temperature ranges are available – contact factory

#### **DESCRIPTION/ORDERING INFORMATION**

The AM26LV32E consists of quadruple differential line receivers with 3-state outputs. These differential receivers have ±15-kV ESD (HBM and IEC61000-4-2, Air-Gap Discharge) and ±8-kV ESD (IEC61000-4-2, Contact Discharge) protection for RS422 bus pins.

This device is designed to meet TIA/EIA-422-B and ITU recommendation V.11 drivers with reduced supply voltage. The device is optimized for balanced bus transmission at switching rates up to 32 MHz. The 3-state outputs permit connection directly to a bus-organized system.

The AM26LV32E has an internal fail-safe circuitry that prevents the device from putting an unknown voltage signal at the receiver outputs. In the open fail-safe, shorted fail-safe, and terminated fail-safe, a high state is produced at the respective output.

This device is supported for partial-power-down applications using  $I_{\text{off}}$ .  $I_{\text{off}}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

The AM26LV32EM is characterized for operation from -55°C to 125°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Table 1. ORDERING INFORMATION**

| T <sub>A</sub> | PACK     | (AGE <sup>(1)</sup> (2) | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|----------|-------------------------|-----------------------|------------------|
| -55°C to 125°C | SOIC - D | Tape and reel           | AM26LV32EMDREP        | A26LV32EMP       |

- Package drawings, thermal data, and symbolization are available at <a href="https://www.ti.com/packaging">www.ti.com/packaging</a>.
  For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

#### **FUNCTION TABLE**<sup>(1)</sup> (each receiver)

| (6461116661161)                                         |     |      |          |  |  |  |  |  |  |
|---------------------------------------------------------|-----|------|----------|--|--|--|--|--|--|
| DIFFERENTIAL                                            | ENA | BLES | CUITDUIT |  |  |  |  |  |  |
| INPUT                                                   | G   | G    | OUTPUT   |  |  |  |  |  |  |
| V >02V                                                  | Н   | Х    | Н        |  |  |  |  |  |  |
| V <sub>ID</sub> ≥ 0.2 V                                 | X   | L    | Н        |  |  |  |  |  |  |
| 0.01/ .1/ .001/                                         | Н   | Х    | ?        |  |  |  |  |  |  |
| $-0.2 \text{ V} < \text{V}_{\text{ID}} < 0.2 \text{ V}$ | X   | L    | ?        |  |  |  |  |  |  |
| V < 00V                                                 | Н   | Х    | L        |  |  |  |  |  |  |
| V <sub>ID</sub> ≤ -0.2 V                                | X   | L    | L        |  |  |  |  |  |  |
| Open, shorted, or                                       | Н   | Х    | Н        |  |  |  |  |  |  |
| terminated                                              | Χ   | L    | Н        |  |  |  |  |  |  |
| Х                                                       | L   | Н    | Z        |  |  |  |  |  |  |

(1) H = high level, L = low level, X = irrelevant, Z = high impedance (off), ? = indeterminate

#### **LOGIC DIAGRAM (POSITIVE LOGIC)**



Submit Documentation Feedback



#### **SCHEMATIC**



All resistor values are nominal.

## ABSOLUTE MAXIMUM RATINGS(1) (2)

over operating free-air temperature range (unless otherwise noted)

|                  |                                        |                    | MIN  | MAX | UNIT |
|------------------|----------------------------------------|--------------------|------|-----|------|
| $V_{CC}$         | Supply voltage range (3)               |                    | -0.5 | 6   | V    |
| V                | lanut valtaga ranga                    | A or B inputs      | -14  | 14  | V    |
| VI               | Input voltage range                    | Enable Inputs      | -0.5 | 6   | V    |
| $V_{\text{ID}}$  | Differential input voltage (4)         |                    | -14  | 14  | V    |
| Vo               | Output voltage range                   |                    | -0.5 | 6   | V    |
| I <sub>IK</sub>  | Input clamp current range              | V <sub>I</sub> < 0 |      | -20 | mA   |
| I <sub>OK</sub>  | Output clamp current range             | V <sub>O</sub> < 0 |      | -20 | mA   |
| lo               | Maximum output current                 |                    |      | ±20 | mA   |
| $T_{J}$          | Operating virtual junction temperature |                    |      | 150 | °C   |
| $\theta_{JA}$    | Package thermal impedance (5) (6)      |                    |      | 73  | °C/W |
| T <sub>A</sub>   | Operating free-air temperature range   |                    | -55  | 125 | °C   |
| T <sub>stg</sub> | Storage temperature range              |                    | -65  | 150 | °C   |

- (1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) This device is designed to meet TIA/EIA-422-B and ITU.
- (3) All voltage values except differential input voltage are with respect to the network GND.
- (4) Differential input voltage is measured at the noninverting input with respect to the corresponding inverting input.
- (5) Maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is  $P_D = (T_{J(max)} T_A)/\theta_{JA}$ . Selecting the maximum of 150°C can affect reliability.
- 6) The package thermal impedance is calculated in accordance with JESD 51-7.



#### RECOMMENDED OPERATING CONDITIONS

|                 |                                 | MIN         | NOM | MAX        | UNIT |
|-----------------|---------------------------------|-------------|-----|------------|------|
| $V_{CC}$        | Supply voltage                  | 3           | 3.3 | 3.6        | ٧    |
| V <sub>IH</sub> | Enable high-level input voltage | 2           |     | 5.5        | ٧    |
| V <sub>IL</sub> | Enable low-level input voltage  | 0           |     | 8.0        | V    |
| V <sub>IC</sub> | Common-mode input voltage       | -7          |     | 7          | V    |
| $V_{ID}$        | Differential input voltage      | -7          |     | 7          | V    |
| I <sub>OH</sub> | High-level output current       |             |     | <b>–</b> 5 | mA   |
| I <sub>OL</sub> | Low-level output current        |             |     | 5          | mA   |
| T <sub>A</sub>  | Operating free-air temperature  | <b>-</b> 55 |     | 125        | °C   |

## **ELECTRICAL CHARACTERISTICS**

over recommended ranges of common-mode input, supply voltage, and operating free-air temperature (unless otherwise noted)

|                  | PARAMETER                                                  | TEST                                           | CONDITIONS                                                   | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |  |
|------------------|------------------------------------------------------------|------------------------------------------------|--------------------------------------------------------------|------|--------------------|------|------|--|
| V <sub>IT+</sub> | Positive-going input threshold voltage, differential input |                                                |                                                              |      |                    | 0.2  | V    |  |
| $V_{IT-}$        | Negative-going input threshold voltage, differential input |                                                |                                                              |      |                    |      | ٧    |  |
| $V_{hys}$        | Input hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> )    |                                                |                                                              |      | 35                 |      | mV   |  |
| $V_{IK}$         | Input clamp voltage, G and $\overline{G}$                  | I <sub>I</sub> = -18 mA                        |                                                              |      |                    | -1.5 | V    |  |
|                  |                                                            | $V_{ID} = 200 \text{ mV}, I_{OH} = -$          | -5 mA                                                        | 2.4  | 3.2                |      |      |  |
| V <sub>OH</sub>  | High-level output voltage                                  | V <sub>ID</sub> = 200 mV, I <sub>OH</sub> = -  | V <sub>CC</sub> - 0.1                                        |      |                    | V    |      |  |
| Vo               | Lava lava lava lava lava lava lava                         | $V_{ID} = -200 \text{ mV}, I_{OL} =$           |                                                              | 0.17 | 0.5                | V    |      |  |
| $V_{OL}$         | Low-level output voltage                                   | $V_{ID} = -200 \text{ mV}, I_{OL} =$           |                                                              |      | 0.1                |      |      |  |
| l <sub>OZ</sub>  | High-impedance state output current                        | $V_O = V_{CC}$ or GND                          |                                                              |      |                    | ±50  | μΑ   |  |
| I <sub>off</sub> | Output current with power off                              | $V_{CC} = 0 \text{ V}, V_{O} = 0 \text{ or } $ | 5.5 V                                                        |      |                    | ±100 | μA   |  |
|                  | Line in the second of                                      | Other leader of O.V.                           | V <sub>I</sub> = 10 V                                        |      |                    | 1.5  | Α    |  |
| I <sub>I</sub>   | Line input current                                         | Other input at 0 V                             | V <sub>I</sub> = -10 V                                       |      |                    | -2.5 | mA   |  |
| II               | Enable input current, G and $\overline{G}$                 | $V_I = V_{CC}$ or GND                          | 1                                                            |      |                    | ±1   | μΑ   |  |
| r <sub>i</sub>   | Input resistance                                           | $V_{IC} = -7 \text{ V to } 7 \text{ V, Oth}$   | er input at 0 V                                              | 4    | 17                 |      | kΩ   |  |
| I <sub>CC</sub>  | Supply current (total package)                             | $G, \overline{G} = V_{CC} \text{ or GND, N}$   | $G, \overline{G} = V_{CC}$ or GND, No load, Line inputs open |      | 8                  | 17   | mA   |  |
| C <sub>pd</sub>  | Power dissipation capacitance <sup>(2)</sup>               | One channel                                    |                                                              |      | 150                |      | pF   |  |

Submit Documentation Feedback

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C. (2)  $C_{pd}$  determines the no-load dynamic current consumption:  $I_S$  =  $C_{pd}$  ×  $V_{CC}$  × f +  $I_{CC}$ 

www.ti.com

#### **SWITCHING CHARACTERISTICS**

over recommended operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                         | TEST CONDITIONS             | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|---------------------|---------------------------------------------------|-----------------------------|-----|--------------------|-----|------|
| t <sub>PLH</sub>    | Propagation delay time, low- to high-level output | Con Figure 4                | 8   | 16                 | 26  | ns   |
| t <sub>PHL</sub>    | Propagation delay time, high- to low-level output | See Figure 1                | 8   | 16                 | 26  | ns   |
| t <sub>t</sub>      | Transition time                                   | See Figure 1                |     | 5                  |     | ns   |
| t <sub>PZH</sub>    | Output-enable time to high level                  | See Figure 2                |     | 17                 | 40  | ns   |
| t <sub>PZL</sub>    | Output-enable time to low level                   | See Figure 3                |     | 10                 | 40  | ns   |
| t <sub>PHZ</sub>    | Output-disable time from high level               | See Figure 2                |     | 20                 | 40  | ns   |
| t <sub>PLZ</sub>    | Output-disable time from low level                | See Figure 3                |     | 16                 | 40  | ns   |
| t <sub>sk(p)</sub>  | Pulse skew                                        | See Figure 1 (2)            |     | 4                  | 6   | ns   |
| t <sub>sk(o)</sub>  | Pulse skew                                        | See Figure 1 (3)            |     | 4                  | 6   | ns   |
| t <sub>sk(pp)</sub> | Pulse skew (device to device)                     | See Figure 1 <sup>(4)</sup> |     | 6                  | 9   | ns   |
| f <sub>(max)</sub>  | Maximum operating frequency                       | See Figure 1                |     | 32                 |     | MHz  |

- All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .  $t_{sk(p)}$  is  $|t_{pLH} t_{pHL}|$  of each channel of same device.  $t_{sk(o)}$  is the maximum difference in propagation delay times between any two channels of same device switching in the same direction.  $t_{sk(pp)}$  is the maximum difference in propagation delay times between any two channels of any two devices switching in the same direction.

#### **ESD PROTECTION**

| PARAMETER      | TEST CONDITIONS                 | TYP | UNIT |  |
|----------------|---------------------------------|-----|------|--|
|                | НВМ                             | ±15 |      |  |
| Receiver input | IEC61000-4-2, Air-Gap Discharge | ±15 | kV   |  |
|                | IEC61000-4-2, Contact Discharge | ±8  |      |  |

Product Folder Links: AM26LV32E-EP



#### PARAMETER MEASUREMENT INFORMATION

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 10 MHz, duty cycle = 50%,  $t_r = t_f \le 2ns$ .
- C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform  $\overline{G}$ .



Figure 1. Test Circuit and Voltage Waveforms, tplH and tpHL

- A. C<sub>L</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 10 MHz, duty cycle = 50%,  $t_r = t_f \le 2ns$ .
- C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform  $\overline{G}$ .



Figure 2. Test Circuit and Voltage Waveforms, tpzH and tpHZ

- A. C<sub>1</sub> includes probe and jig capacitance.
- B. The input pulse is supplied by a generator having the following characteristics: PRR = 10 MHz, duty cycle = 50%,  $t_r = t_r \le 2ns$ .
- C. To test the active-low enable  $\overline{G}$ , ground G and apply an inverted waveform  $\overline{G}$ .



## **PARAMETER MEASUREMENT INFORMATION (continued)**



Figure 3. Test Circuit and Voltage Waveforms,  $t_{\text{PZL}}$  and  $t_{\text{PLZ}}$ 

7



## **REVISION HISTORY**

| Cł | hanges from Original (November 2008) to Revision A                                                  | Page |
|----|-----------------------------------------------------------------------------------------------------|------|
| •  | Changed units for V <sub>IC</sub> and V <sub>ID</sub> recommended operating conditions from mA to V | 4    |



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| AM26LV32EMDREP   | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | Call TI   NIPDAU              | Level-1-260C-UNLIM | -55 to 125   | A26LV32EMP              | Samples |
| V62/09602-01XE   | ACTIVE | SOIC         | D                  | 16   | 2500           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -55 to 125   | A26LV32EMP              | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

#### OTHER QUALIFIED VERSIONS OF AM26LV32E-EP:

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 28-Feb-2022

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AM26LV32EMDREP | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 28-Feb-2022



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AM26LV32EMDREP | SOIC         | D               | 16   | 2500 | 346.0       | 346.0      | 33.0        |

## PACKAGE MATERIALS INFORMATION

www.ti.com 28-Feb-2022

#### **TUBE**



#### \*All dimensions are nominal

| Device         | Package Name | Package Type | Pins | SPQ  | L (mm) | W (mm) | T (µm) | B (mm) |
|----------------|--------------|--------------|------|------|--------|--------|--------|--------|
| AM26LV32EMDREP | D            | SOIC         | 16   | 2500 | 507    | 8      | 3940   | 4.32   |
| V62/09602-01XE | D            | SOIC         | 16   | 2500 | 507    | 8      | 3940   | 4.32   |

## D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated